You cannot select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
1643 lines
104 KiB
C
1643 lines
104 KiB
C
/*
|
|
ChibiOS - Copyright (C) 2006..2019 Giovanni Di Sirio
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
you may not use this file except in compliance with the License.
|
|
You may obtain a copy of the License at
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
See the License for the specific language governing permissions and
|
|
limitations under the License.
|
|
*/
|
|
|
|
/*
|
|
* This file has been automatically generated using ChibiStudio board
|
|
* generator plugin. Do not edit manually.
|
|
*/
|
|
|
|
#ifndef BOARD_H
|
|
#define BOARD_H
|
|
|
|
/*===========================================================================*/
|
|
/* Driver constants. */
|
|
/*===========================================================================*/
|
|
|
|
/*
|
|
* Setup for STMicroelectronics STM32 Nucleo144-H743ZI board.
|
|
*/
|
|
|
|
/*
|
|
* Board identifier.
|
|
*/
|
|
#define BOARD_ST_NUCLEO144_H743ZI
|
|
#define BOARD_NAME "STMicroelectronics STM32 Nucleo144-H743ZI"
|
|
|
|
/*
|
|
* Ethernet PHY type.
|
|
*/
|
|
#define BOARD_PHY_ID MII_LAN8742A_ID
|
|
#define BOARD_PHY_RMII
|
|
|
|
/*
|
|
* Board oscillators-related settings.
|
|
*/
|
|
#if !defined(STM32_LSECLK)
|
|
#define STM32_LSECLK 32768U
|
|
#endif
|
|
|
|
#define STM32_LSEDRV (3U << 3U)
|
|
|
|
#if !defined(STM32_HSECLK)
|
|
#define STM32_HSECLK 8000000U
|
|
#endif
|
|
|
|
#define STM32_HSE_BYPASS
|
|
|
|
/*
|
|
* MCU type as defined in the ST header.
|
|
*/
|
|
#define STM32H723xx
|
|
|
|
/*
|
|
* IO pins assignments.
|
|
*/
|
|
#define GPIOA_PIN0 0U
|
|
#define GPIOA_RMII_REF_CLK 1U
|
|
#define GPIOA_RMII_MDIO 2U
|
|
#define GPIOA_PIN3 3U
|
|
#define GPIOA_PIN4 4U
|
|
#define GPIOA_PIN5 5U
|
|
#define GPIOA_PIN6 6U
|
|
#define GPIOA_RMII_CRS_DV 7U
|
|
#define GPIOA_USB_SOF 8U
|
|
#define GPIOA_MCO1 8U
|
|
#define GPIOA_USB_VBUS 9U
|
|
#define GPIOA_USB_ID 10U
|
|
#define GPIOA_USB_DM 11U
|
|
#define GPIOA_USB_DP 12U
|
|
#define GPIOA_SWDIO 13U
|
|
#define GPIOA_SWCLK 14U
|
|
#define GPIOA_T_JTDI 15U
|
|
|
|
#define GPIOB_LED1 0U
|
|
#define GPIOB_LED_GREEN 0U
|
|
#define GPIOB_LED 0U
|
|
#define GPIOB_PIN1 1U
|
|
#define GPIOB_PIN2 2U
|
|
#define GPIOB_SWO 3U
|
|
#define GPIOB_PIN4 4U
|
|
#define GPIOB_PIN5 5U
|
|
#define GPIOB_PIN6 6U
|
|
#define GPIOB_PIN7 7U
|
|
#define GPIOB_PIN8 8U
|
|
#define GPIOB_PIN9 9U
|
|
#define GPIOB_PIN10 10U
|
|
#define GPIOB_PIN11 11U
|
|
#define GPIOB_PIN12 12U
|
|
#define GPIOB_RMII_TXD1 13U
|
|
#define GPIOB_LED3 14U
|
|
#define GPIOB_LED_RED 14U
|
|
#define GPIOB_PIN15 15U
|
|
|
|
#define GPIOC_PIN0 0U
|
|
#define GPIOC_RMII_MDC 1U
|
|
#define GPIOC_PIN2 2U
|
|
#define GPIOC_PIN3 3U
|
|
#define GPIOC_RMII_RXD0 4U
|
|
#define GPIOC_RMII_RXD1 5U
|
|
#define GPIOC_PIN6 6U
|
|
#define GPIOC_PIN7 7U
|
|
#define GPIOC_PIN8 8U
|
|
#define GPIOC_PIN9 9U
|
|
#define GPIOC_PIN10 10U
|
|
#define GPIOC_PIN11 11U
|
|
#define GPIOC_PIN12 12U
|
|
#define GPIOC_BUTTON 13U
|
|
#define GPIOC_OSC32_IN 14U
|
|
#define GPIOC_OSC32_OUT 15U
|
|
|
|
#define GPIOD_PIN0 0U
|
|
#define GPIOD_PIN1 1U
|
|
#define GPIOD_PIN2 2U
|
|
#define GPIOD_PIN3 3U
|
|
#define GPIOD_PIN4 4U
|
|
#define GPIOD_PIN5 5U
|
|
#define GPIOD_PIN6 6U
|
|
#define GPIOD_PIN7 7U
|
|
#define GPIOD_USART3_RX 8U
|
|
#define GPIOD_STLK_RX 8U
|
|
#define GPIOD_USART3_TX 9U
|
|
#define GPIOD_STLK_TX 9U
|
|
#define GPIOD_PIN10 10U
|
|
#define GPIOD_PIN11 11U
|
|
#define GPIOD_PIN12 12U
|
|
#define GPIOD_PIN13 13U
|
|
#define GPIOD_PIN14 14U
|
|
#define GPIOD_PIN15 15U
|
|
|
|
#define GPIOE_PIN0 0U
|
|
#define GPIOE_LED2 1U
|
|
#define GPIOE_LED_YELLOW 1U
|
|
#define GPIOE_PIN2 2U
|
|
#define GPIOE_PIN3 3U
|
|
#define GPIOE_PIN4 4U
|
|
#define GPIOE_PIN5 5U
|
|
#define GPIOE_PIN6 6U
|
|
#define GPIOE_PIN7 7U
|
|
#define GPIOE_PIN8 8U
|
|
#define GPIOE_PIN9 9U
|
|
#define GPIOE_PIN10 10U
|
|
#define GPIOE_PIN11 11U
|
|
#define GPIOE_PIN12 12U
|
|
#define GPIOE_PIN13 13U
|
|
#define GPIOE_PIN14 14U
|
|
#define GPIOE_PIN15 15U
|
|
|
|
#define GPIOF_PIN0 0U
|
|
#define GPIOF_PIN1 1U
|
|
#define GPIOF_PIN2 2U
|
|
#define GPIOF_PIN3 3U
|
|
#define GPIOF_PIN4 4U
|
|
#define GPIOF_PIN5 5U
|
|
#define GPIOF_PIN6 6U
|
|
#define GPIOF_PIN7 7U
|
|
#define GPIOF_PIN8 8U
|
|
#define GPIOF_PIN9 9U
|
|
#define GPIOF_PIN10 10U
|
|
#define GPIOF_PIN11 11U
|
|
#define GPIOF_PIN12 12U
|
|
#define GPIOF_PIN13 13U
|
|
#define GPIOF_PIN14 14U
|
|
#define GPIOF_PIN15 15U
|
|
|
|
#define GPIOG_PIN0 0U
|
|
#define GPIOG_PIN1 1U
|
|
#define GPIOG_PIN2 2U
|
|
#define GPIOG_PIN3 3U
|
|
#define GPIOG_PIN4 4U
|
|
#define GPIOG_PIN5 5U
|
|
#define GPIOG_USB_FS_PWR_EN 6U
|
|
#define GPIOG_USB_FS_OVCR 7U
|
|
#define GPIOG_PIN8 8U
|
|
#define GPIOG_PIN9 9U
|
|
#define GPIOG_PIN10 10U
|
|
#define GPIOG_RMII_TX_EN 11U
|
|
#define GPIOG_PIN12 12U
|
|
#define GPIOG_RMII_TXD0 13U
|
|
#define GPIOG_PIN14 14U
|
|
#define GPIOG_PIN15 15U
|
|
|
|
#define GPIOH_OSC_IN 0U
|
|
#define GPIOH_OSC_OUT 1U
|
|
#define GPIOH_PIN2 2U
|
|
#define GPIOH_PIN3 3U
|
|
#define GPIOH_PIN4 4U
|
|
#define GPIOH_PIN5 5U
|
|
#define GPIOH_PIN6 6U
|
|
#define GPIOH_PIN7 7U
|
|
#define GPIOH_PIN8 8U
|
|
#define GPIOH_PIN9 9U
|
|
#define GPIOH_PIN10 10U
|
|
#define GPIOH_PIN11 11U
|
|
#define GPIOH_PIN12 12U
|
|
#define GPIOH_PIN13 13U
|
|
#define GPIOH_PIN14 14U
|
|
#define GPIOH_PIN15 15U
|
|
|
|
#define GPIOI_PIN0 0U
|
|
#define GPIOI_PIN1 1U
|
|
#define GPIOI_PIN2 2U
|
|
#define GPIOI_PIN3 3U
|
|
#define GPIOI_PIN4 4U
|
|
#define GPIOI_PIN5 5U
|
|
#define GPIOI_PIN6 6U
|
|
#define GPIOI_PIN7 7U
|
|
#define GPIOI_PIN8 8U
|
|
#define GPIOI_PIN9 9U
|
|
#define GPIOI_PIN10 10U
|
|
#define GPIOI_PIN11 11U
|
|
#define GPIOI_PIN12 12U
|
|
#define GPIOI_PIN13 13U
|
|
#define GPIOI_PIN14 14U
|
|
#define GPIOI_PIN15 15U
|
|
|
|
#define GPIOJ_PIN0 0U
|
|
#define GPIOJ_PIN1 1U
|
|
#define GPIOJ_PIN2 2U
|
|
#define GPIOJ_PIN3 3U
|
|
#define GPIOJ_PIN4 4U
|
|
#define GPIOJ_PIN5 5U
|
|
#define GPIOJ_PIN6 6U
|
|
#define GPIOJ_PIN7 7U
|
|
#define GPIOJ_PIN8 8U
|
|
#define GPIOJ_PIN9 9U
|
|
#define GPIOJ_PIN10 10U
|
|
#define GPIOJ_PIN11 11U
|
|
#define GPIOJ_PIN12 12U
|
|
#define GPIOJ_PIN13 13U
|
|
#define GPIOJ_PIN14 14U
|
|
#define GPIOJ_PIN15 15U
|
|
|
|
#define GPIOK_PIN0 0U
|
|
#define GPIOK_PIN1 1U
|
|
#define GPIOK_PIN2 2U
|
|
#define GPIOK_PIN3 3U
|
|
#define GPIOK_PIN4 4U
|
|
#define GPIOK_PIN5 5U
|
|
#define GPIOK_PIN6 6U
|
|
#define GPIOK_PIN7 7U
|
|
#define GPIOK_PIN8 8U
|
|
#define GPIOK_PIN9 9U
|
|
#define GPIOK_PIN10 10U
|
|
#define GPIOK_PIN11 11U
|
|
#define GPIOK_PIN12 12U
|
|
#define GPIOK_PIN13 13U
|
|
#define GPIOK_PIN14 14U
|
|
#define GPIOK_PIN15 15U
|
|
|
|
/*
|
|
* IO lines assignments.
|
|
*/
|
|
#define LINE_RMII_REF_CLK PAL_LINE(GPIOA, 1U)
|
|
#define LINE_RMII_MDIO PAL_LINE(GPIOA, 2U)
|
|
#define LINE_RMII_CRS_DV PAL_LINE(GPIOA, 7U)
|
|
#define LINE_USB_SOF PAL_LINE(GPIOA, 8U)
|
|
#define LINE_MCO1 PAL_LINE(GPIOA, 8U)
|
|
#define LINE_USB_VBUS PAL_LINE(GPIOA, 9U)
|
|
#define LINE_USB_ID PAL_LINE(GPIOA, 10U)
|
|
#define LINE_USB_DM PAL_LINE(GPIOA, 11U)
|
|
#define LINE_USB_DP PAL_LINE(GPIOA, 12U)
|
|
#define LINE_SWDIO PAL_LINE(GPIOA, 13U)
|
|
#define LINE_SWCLK PAL_LINE(GPIOA, 14U)
|
|
#define LINE_T_JTDI PAL_LINE(GPIOA, 15U)
|
|
#define LINE_LED1 PAL_LINE(GPIOB, 0U)
|
|
#define LINE_LED_GREEN PAL_LINE(GPIOB, 0U)
|
|
#define LINE_LED PAL_LINE(GPIOB, 0U)
|
|
#define LINE_SWO PAL_LINE(GPIOB, 3U)
|
|
#define LINE_LED2 PAL_LINE(GPIOE, 1U)
|
|
#define LINE_LED_YELLOW PAL_LINE(GPIOE, 1U)
|
|
#define LINE_RMII_TXD1 PAL_LINE(GPIOB, 13U)
|
|
#define LINE_LED3 PAL_LINE(GPIOB, 14U)
|
|
#define LINE_LED_RED PAL_LINE(GPIOB, 14U)
|
|
#define LINE_RMII_MDC PAL_LINE(GPIOC, 1U)
|
|
#define LINE_RMII_RXD0 PAL_LINE(GPIOC, 4U)
|
|
#define LINE_RMII_RXD1 PAL_LINE(GPIOC, 5U)
|
|
#define LINE_BUTTON PAL_LINE(GPIOC, 13U)
|
|
#define LINE_OSC32_IN PAL_LINE(GPIOC, 14U)
|
|
#define LINE_OSC32_OUT PAL_LINE(GPIOC, 15U)
|
|
#define LINE_USART3_RX PAL_LINE(GPIOD, 8U)
|
|
#define LINE_STLK_RX PAL_LINE(GPIOD, 8U)
|
|
#define LINE_USART3_TX PAL_LINE(GPIOD, 9U)
|
|
#define LINE_STLK_TX PAL_LINE(GPIOD, 9U)
|
|
#define LINE_USB_FS_PWR_EN PAL_LINE(GPIOG, 6U)
|
|
#define LINE_USB_FS_OVCR PAL_LINE(GPIOG, 7U)
|
|
#define LINE_RMII_TX_EN PAL_LINE(GPIOG, 11U)
|
|
#define LINE_RMII_TXD0 PAL_LINE(GPIOG, 13U)
|
|
#define LINE_OSC_IN PAL_LINE(GPIOH, 0U)
|
|
#define LINE_OSC_OUT PAL_LINE(GPIOH, 1U)
|
|
|
|
/*===========================================================================*/
|
|
/* Driver pre-compile time settings. */
|
|
/*===========================================================================*/
|
|
|
|
/*===========================================================================*/
|
|
/* Derived constants and error checks. */
|
|
/*===========================================================================*/
|
|
|
|
/*===========================================================================*/
|
|
/* Driver data structures and types. */
|
|
/*===========================================================================*/
|
|
|
|
/*===========================================================================*/
|
|
/* Driver macros. */
|
|
/*===========================================================================*/
|
|
|
|
/*
|
|
* I/O ports initial setup, this configuration is established soon after reset
|
|
* in the initialization code.
|
|
* Please refer to the STM32 Reference Manual for details.
|
|
*/
|
|
#define PIN_MODE_INPUT(n) (0U << ((n) * 2U))
|
|
#define PIN_MODE_OUTPUT(n) (1U << ((n) * 2U))
|
|
#define PIN_MODE_ALTERNATE(n) (2U << ((n) * 2U))
|
|
#define PIN_MODE_ANALOG(n) (3U << ((n) * 2U))
|
|
#define PIN_ODR_LOW(n) (0U << (n))
|
|
#define PIN_ODR_HIGH(n) (1U << (n))
|
|
#define PIN_OTYPE_PUSHPULL(n) (0U << (n))
|
|
#define PIN_OTYPE_OPENDRAIN(n) (1U << (n))
|
|
#define PIN_OSPEED_VERYLOW(n) (0U << ((n) * 2U))
|
|
#define PIN_OSPEED_LOW(n) (1U << ((n) * 2U))
|
|
#define PIN_OSPEED_MEDIUM(n) (2U << ((n) * 2U))
|
|
#define PIN_OSPEED_HIGH(n) (3U << ((n) * 2U))
|
|
#define PIN_PUPDR_FLOATING(n) (0U << ((n) * 2U))
|
|
#define PIN_PUPDR_PULLUP(n) (1U << ((n) * 2U))
|
|
#define PIN_PUPDR_PULLDOWN(n) (2U << ((n) * 2U))
|
|
#define PIN_AFIO_AF(n, v) ((v) << (((n) % 8U) * 4U))
|
|
|
|
/*
|
|
* GPIOA setup:
|
|
*
|
|
* PA0 - PIN0 (input pullup).
|
|
* PA1 - RMII_REF_CLK (alternate 11).
|
|
* PA2 - RMII_MDIO (alternate 11).
|
|
* PA3 - PIN3 (input pullup).
|
|
* PA4 - PIN4 (input pullup).
|
|
* PA5 - PIN5 (input pullup).
|
|
* PA6 - PIN6 (input pullup).
|
|
* PA7 - RMII_CRS_DV (alternate 11).
|
|
* PA8 - USB_SOF MCO1 (alternate 10).
|
|
* PA9 - USB_VBUS (analog).
|
|
* PA10 - USB_ID (alternate 10).
|
|
* PA11 - USB_DM (alternate 10).
|
|
* PA12 - USB_DP (alternate 10).
|
|
* PA13 - SWDIO (alternate 0).
|
|
* PA14 - SWCLK (alternate 0).
|
|
* PA15 - T_JTDI (alternate 0).
|
|
*/
|
|
#define VAL_GPIOA_MODER (PIN_MODE_INPUT(GPIOA_PIN0) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_RMII_REF_CLK) |\
|
|
PIN_MODE_ALTERNATE(GPIOA_RMII_MDIO) | \
|
|
PIN_MODE_INPUT(GPIOA_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOA_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOA_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOA_PIN6) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_RMII_CRS_DV) |\
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_SOF) | \
|
|
PIN_MODE_ANALOG(GPIOA_USB_VBUS) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_ID) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_DM) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_DP) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_SWDIO) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_SWCLK) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_T_JTDI))
|
|
#define VAL_GPIOA_OTYPER (PIN_OTYPE_PUSHPULL(GPIOA_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_RMII_REF_CLK) |\
|
|
PIN_OTYPE_PUSHPULL(GPIOA_RMII_MDIO) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_RMII_CRS_DV) |\
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_SOF) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_VBUS) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_ID) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_DM) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_DP) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_SWDIO) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_SWCLK) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_T_JTDI))
|
|
#define VAL_GPIOA_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOA_PIN0) | \
|
|
PIN_OSPEED_HIGH(GPIOA_RMII_REF_CLK) | \
|
|
PIN_OSPEED_HIGH(GPIOA_RMII_MDIO) | \
|
|
PIN_OSPEED_VERYLOW(GPIOA_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOA_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOA_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOA_PIN6) | \
|
|
PIN_OSPEED_HIGH(GPIOA_RMII_CRS_DV) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_SOF) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_VBUS) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_ID) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_DM) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_DP) | \
|
|
PIN_OSPEED_HIGH(GPIOA_SWDIO) | \
|
|
PIN_OSPEED_HIGH(GPIOA_SWCLK) | \
|
|
PIN_OSPEED_HIGH(GPIOA_T_JTDI))
|
|
#define VAL_GPIOA_PUPDR (PIN_PUPDR_PULLUP(GPIOA_PIN0) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_RMII_REF_CLK) |\
|
|
PIN_PUPDR_PULLUP(GPIOA_RMII_MDIO) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_RMII_CRS_DV) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_SOF) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_VBUS) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_ID) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_DM) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_DP) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_SWDIO) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_SWCLK) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_T_JTDI))
|
|
#define VAL_GPIOA_ODR (PIN_ODR_HIGH(GPIOA_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOA_RMII_REF_CLK) | \
|
|
PIN_ODR_HIGH(GPIOA_RMII_MDIO) | \
|
|
PIN_ODR_HIGH(GPIOA_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOA_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOA_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOA_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOA_RMII_CRS_DV) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_SOF) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_VBUS) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_ID) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_DM) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_DP) | \
|
|
PIN_ODR_HIGH(GPIOA_SWDIO) | \
|
|
PIN_ODR_HIGH(GPIOA_SWCLK) | \
|
|
PIN_ODR_HIGH(GPIOA_T_JTDI))
|
|
#define VAL_GPIOA_AFRL (PIN_AFIO_AF(GPIOA_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_RMII_REF_CLK, 11U) | \
|
|
PIN_AFIO_AF(GPIOA_RMII_MDIO, 11U) | \
|
|
PIN_AFIO_AF(GPIOA_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_RMII_CRS_DV, 11U))
|
|
#define VAL_GPIOA_AFRH (PIN_AFIO_AF(GPIOA_USB_SOF, 10U) | \
|
|
PIN_AFIO_AF(GPIOA_USB_VBUS, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_USB_ID, 10U) | \
|
|
PIN_AFIO_AF(GPIOA_USB_DM, 10U) | \
|
|
PIN_AFIO_AF(GPIOA_USB_DP, 10U) | \
|
|
PIN_AFIO_AF(GPIOA_SWDIO, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_SWCLK, 0U) | \
|
|
PIN_AFIO_AF(GPIOA_T_JTDI, 0U))
|
|
|
|
/*
|
|
* GPIOB setup:
|
|
*
|
|
* PB0 - LED1 LED_GREEN LED (output pushpull maximum).
|
|
* PB1 - PIN1 (input pullup).
|
|
* PB2 - PIN2 (input pullup).
|
|
* PB3 - SWO (alternate 0).
|
|
* PB4 - PIN4 (input pullup).
|
|
* PB5 - PIN5 (input pullup).
|
|
* PB6 - PIN6 (input pullup).
|
|
* PB7 - PIN7 (input pullup).
|
|
* PB8 - PIN8 (input pullup).
|
|
* PB9 - PIN9 (input pullup).
|
|
* PB10 - PIN10 (input pullup).
|
|
* PB11 - PIN11 (input pullup).
|
|
* PB12 - PIN12 (input pullup).
|
|
* PB13 - RMII_TXD1 (alternate 11).
|
|
* PB14 - LED3 LED_RED (output pushpull maximum).
|
|
* PB15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOB_MODER (PIN_MODE_OUTPUT(GPIOB_LED1) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN2) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_SWO) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN12) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_RMII_TXD1) | \
|
|
PIN_MODE_OUTPUT(GPIOB_LED3) | \
|
|
PIN_MODE_INPUT(GPIOB_PIN15))
|
|
#define VAL_GPIOB_OTYPER (PIN_OTYPE_PUSHPULL(GPIOB_LED1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_SWO) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_RMII_TXD1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_LED3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_PIN15))
|
|
#define VAL_GPIOB_OSPEEDR (PIN_OSPEED_HIGH(GPIOB_LED1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN2) | \
|
|
PIN_OSPEED_HIGH(GPIOB_SWO) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN12) | \
|
|
PIN_OSPEED_HIGH(GPIOB_RMII_TXD1) | \
|
|
PIN_OSPEED_HIGH(GPIOB_LED3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOB_PIN15))
|
|
#define VAL_GPIOB_PUPDR (PIN_PUPDR_FLOATING(GPIOB_LED1) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN1) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_SWO) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_RMII_TXD1) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_LED3) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_PIN15))
|
|
#define VAL_GPIOB_ODR (PIN_ODR_LOW(GPIOB_LED1) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOB_SWO) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOB_RMII_TXD1) | \
|
|
PIN_ODR_LOW(GPIOB_LED3) | \
|
|
PIN_ODR_HIGH(GPIOB_PIN15))
|
|
#define VAL_GPIOB_AFRL (PIN_AFIO_AF(GPIOB_LED1, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN1, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_SWO, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN7, 0U))
|
|
#define VAL_GPIOB_AFRH (PIN_AFIO_AF(GPIOB_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_RMII_TXD1, 11U) | \
|
|
PIN_AFIO_AF(GPIOB_LED3, 0U) | \
|
|
PIN_AFIO_AF(GPIOB_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOC setup:
|
|
*
|
|
* PC0 - PIN0 (input pullup).
|
|
* PC1 - RMII_MDC (alternate 11).
|
|
* PC2 - PIN2 (input pullup).
|
|
* PC3 - PIN3 (input pullup).
|
|
* PC4 - RMII_RXD0 (alternate 11).
|
|
* PC5 - RMII_RXD1 (alternate 11).
|
|
* PC6 - PIN6 (input pullup).
|
|
* PC7 - PIN7 (input pullup).
|
|
* PC8 - PIN8 (input pullup).
|
|
* PC9 - PIN9 (input pullup).
|
|
* PC10 - PIN10 (input pullup).
|
|
* PC11 - PIN11 (input pullup).
|
|
* PC12 - PIN12 (input pullup).
|
|
* PC13 - BUTTON (input floating).
|
|
* PC14 - OSC32_IN (input floating).
|
|
* PC15 - OSC32_OUT (input floating).
|
|
*/
|
|
#define VAL_GPIOC_MODER (PIN_MODE_INPUT(GPIOC_PIN0) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_RMII_MDC) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN3) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_RMII_RXD0) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_RMII_RXD1) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOC_BUTTON) | \
|
|
PIN_MODE_INPUT(GPIOC_OSC32_IN) | \
|
|
PIN_MODE_INPUT(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_OTYPER (PIN_OTYPE_PUSHPULL(GPIOC_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_RMII_MDC) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_RMII_RXD0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_RMII_RXD1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_BUTTON) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_OSC32_IN) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOC_PIN0) | \
|
|
PIN_OSPEED_HIGH(GPIOC_RMII_MDC) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN3) | \
|
|
PIN_OSPEED_HIGH(GPIOC_RMII_RXD0) | \
|
|
PIN_OSPEED_HIGH(GPIOC_RMII_RXD1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN12) | \
|
|
PIN_OSPEED_HIGH(GPIOC_BUTTON) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_OSC32_IN) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_PUPDR (PIN_PUPDR_PULLUP(GPIOC_PIN0) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_RMII_MDC) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN3) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_RMII_RXD0) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_RMII_RXD1) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOC_PIN12) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_BUTTON) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_OSC32_IN) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_ODR (PIN_ODR_HIGH(GPIOC_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOC_RMII_MDC) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOC_RMII_RXD0) | \
|
|
PIN_ODR_HIGH(GPIOC_RMII_RXD1) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOC_BUTTON) | \
|
|
PIN_ODR_HIGH(GPIOC_OSC32_IN) | \
|
|
PIN_ODR_HIGH(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_AFRL (PIN_AFIO_AF(GPIOC_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_RMII_MDC, 11U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_RMII_RXD0, 11U) | \
|
|
PIN_AFIO_AF(GPIOC_RMII_RXD1, 11U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN7, 0U))
|
|
#define VAL_GPIOC_AFRH (PIN_AFIO_AF(GPIOC_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_BUTTON, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_OSC32_IN, 0U) | \
|
|
PIN_AFIO_AF(GPIOC_OSC32_OUT, 0U))
|
|
|
|
/*
|
|
* GPIOD setup:
|
|
*
|
|
* PD0 - PIN0 (input pullup).
|
|
* PD1 - PIN1 (input pullup).
|
|
* PD2 - PIN2 (input pullup).
|
|
* PD3 - PIN3 (input pullup).
|
|
* PD4 - PIN4 (input pullup).
|
|
* PD5 - PIN5 (input pullup).
|
|
* PD6 - PIN6 (input pullup).
|
|
* PD7 - PIN7 (input pullup).
|
|
* PD8 - USART3_RX STLK_RX (alternate 7).
|
|
* PD9 - USART3_TX STLK_TX (alternate 7).
|
|
* PD10 - PIN10 (input pullup).
|
|
* PD11 - PIN11 (input pullup).
|
|
* PD12 - PIN12 (input pullup).
|
|
* PD13 - PIN13 (input pullup).
|
|
* PD14 - PIN14 (input pullup).
|
|
* PD15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOD_MODER (PIN_MODE_INPUT(GPIOD_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN7) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_USART3_RX) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_USART3_TX) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN15))
|
|
#define VAL_GPIOD_OTYPER (PIN_OTYPE_PUSHPULL(GPIOD_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_USART3_RX) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_USART3_TX) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN15))
|
|
#define VAL_GPIOD_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOD_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN7) | \
|
|
PIN_OSPEED_HIGH(GPIOD_USART3_RX) | \
|
|
PIN_OSPEED_HIGH(GPIOD_USART3_TX) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN15))
|
|
#define VAL_GPIOD_PUPDR (PIN_PUPDR_PULLUP(GPIOD_PIN0) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN1) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN7) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_USART3_RX) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_USART3_TX) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN13) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_PIN15))
|
|
#define VAL_GPIOD_ODR (PIN_ODR_HIGH(GPIOD_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOD_USART3_RX) | \
|
|
PIN_ODR_HIGH(GPIOD_USART3_TX) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN15))
|
|
#define VAL_GPIOD_AFRL (PIN_AFIO_AF(GPIOD_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN1, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN7, 0U))
|
|
#define VAL_GPIOD_AFRH (PIN_AFIO_AF(GPIOD_USART3_RX, 7U) | \
|
|
PIN_AFIO_AF(GPIOD_USART3_TX, 7U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN13, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOD_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOE setup:
|
|
*
|
|
* PE0 - PIN0 (input pullup).
|
|
* PE1 - PIN1 (input pullup).
|
|
* PE2 - PIN2 (input pullup).
|
|
* PE3 - PIN3 (input pullup).
|
|
* PE4 - PIN4 (input pullup).
|
|
* PE5 - PIN5 (input pullup).
|
|
* PE6 - PIN6 (input pullup).
|
|
* PE7 - PIN7 (input pullup).
|
|
* PE8 - PIN8 (input pullup).
|
|
* PE9 - PIN9 (input pullup).
|
|
* PE10 - PIN10 (input pullup).
|
|
* PE11 - PIN11 (input pullup).
|
|
* PE12 - PIN12 (input pullup).
|
|
* PE13 - PIN13 (input pullup).
|
|
* PE14 - PIN14 (input pullup).
|
|
* PE15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOE_MODER (PIN_MODE_INPUT(GPIOE_PIN0) | \
|
|
PIN_MODE_OUTPUT(GPIOE_LED2) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN15))
|
|
#define VAL_GPIOE_OTYPER (PIN_OTYPE_PUSHPULL(GPIOE_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_LED2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN15))
|
|
#define VAL_GPIOE_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOE_PIN0) | \
|
|
PIN_OSPEED_HIGH(GPIOE_LED2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN15))
|
|
#define VAL_GPIOE_PUPDR (PIN_PUPDR_PULLUP(GPIOE_PIN0) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_LED2) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN13) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOE_PIN15))
|
|
#define VAL_GPIOE_ODR (PIN_ODR_HIGH(GPIOE_PIN0) | \
|
|
PIN_ODR_LOW(GPIOE_LED2) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN15))
|
|
#define VAL_GPIOE_AFRL (PIN_AFIO_AF(GPIOE_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_LED2, 0U)) | \
|
|
PIN_AFIO_AF(GPIOE_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN7, 0U)
|
|
#define VAL_GPIOE_AFRH (PIN_AFIO_AF(GPIOE_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN13, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOE_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOF setup:
|
|
*
|
|
* PF0 - PIN0 (input pullup).
|
|
* PF1 - PIN1 (input pullup).
|
|
* PF2 - PIN2 (input pullup).
|
|
* PF3 - PIN3 (input pullup).
|
|
* PF4 - PIN4 (input pullup).
|
|
* PF5 - PIN5 (input pullup).
|
|
* PF6 - PIN6 (input pullup).
|
|
* PF7 - PIN7 (input pullup).
|
|
* PF8 - PIN8 (input pullup).
|
|
* PF9 - PIN9 (input pullup).
|
|
* PF10 - PIN10 (input pullup).
|
|
* PF11 - PIN11 (input pullup).
|
|
* PF12 - PIN12 (input pullup).
|
|
* PF13 - PIN13 (input pullup).
|
|
* PF14 - PIN14 (input pullup).
|
|
* PF15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOF_MODER (PIN_MODE_INPUT(GPIOF_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN15))
|
|
#define VAL_GPIOF_OTYPER (PIN_OTYPE_PUSHPULL(GPIOF_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN15))
|
|
#define VAL_GPIOF_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOF_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN15))
|
|
#define VAL_GPIOF_PUPDR (PIN_PUPDR_PULLUP(GPIOF_PIN0) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN1) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN13) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOF_PIN15))
|
|
#define VAL_GPIOF_ODR (PIN_ODR_HIGH(GPIOF_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN15))
|
|
#define VAL_GPIOF_AFRL (PIN_AFIO_AF(GPIOF_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN1, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN7, 0U))
|
|
#define VAL_GPIOF_AFRH (PIN_AFIO_AF(GPIOF_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN13, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOF_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOG setup:
|
|
*
|
|
* PG0 - PIN0 (input pullup).
|
|
* PG1 - PIN1 (input pullup).
|
|
* PG2 - PIN2 (input pullup).
|
|
* PG3 - PIN3 (input pullup).
|
|
* PG4 - PIN4 (input pullup).
|
|
* PG5 - PIN5 (input pullup).
|
|
* PG6 - USB_FS_PWR_EN (output pushpull minimum).
|
|
* PG7 - USB_FS_OVCR (input floating).
|
|
* PG8 - PIN8 (input pullup).
|
|
* PG9 - PIN9 (input pullup).
|
|
* PG10 - PIN10 (input pullup).
|
|
* PG11 - RMII_TX_EN (alternate 11).
|
|
* PG12 - PIN12 (input pullup).
|
|
* PG13 - RMII_TXD0 (alternate 11).
|
|
* PG14 - PIN14 (input pullup).
|
|
* PG15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOG_MODER (PIN_MODE_INPUT(GPIOG_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN5) | \
|
|
PIN_MODE_OUTPUT(GPIOG_USB_FS_PWR_EN) | \
|
|
PIN_MODE_INPUT(GPIOG_USB_FS_OVCR) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN10) | \
|
|
PIN_MODE_ALTERNATE(GPIOG_RMII_TX_EN) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN12) | \
|
|
PIN_MODE_ALTERNATE(GPIOG_RMII_TXD0) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN15))
|
|
#define VAL_GPIOG_OTYPER (PIN_OTYPE_PUSHPULL(GPIOG_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_USB_FS_PWR_EN) |\
|
|
PIN_OTYPE_PUSHPULL(GPIOG_USB_FS_OVCR) |\
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_RMII_TX_EN) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_RMII_TXD0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN15))
|
|
#define VAL_GPIOG_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOG_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_USB_FS_PWR_EN) |\
|
|
PIN_OSPEED_VERYLOW(GPIOG_USB_FS_OVCR) |\
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN10) | \
|
|
PIN_OSPEED_HIGH(GPIOG_RMII_TX_EN) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN12) | \
|
|
PIN_OSPEED_HIGH(GPIOG_RMII_TXD0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN15))
|
|
#define VAL_GPIOG_PUPDR (PIN_PUPDR_PULLUP(GPIOG_PIN0) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN1) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN5) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_USB_FS_PWR_EN) |\
|
|
PIN_PUPDR_FLOATING(GPIOG_USB_FS_OVCR) |\
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN10) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_RMII_TX_EN) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN12) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_RMII_TXD0) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_PIN15))
|
|
#define VAL_GPIOG_ODR (PIN_ODR_HIGH(GPIOG_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN5) | \
|
|
PIN_ODR_LOW(GPIOG_USB_FS_PWR_EN) | \
|
|
PIN_ODR_HIGH(GPIOG_USB_FS_OVCR) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOG_RMII_TX_EN) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOG_RMII_TXD0) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN15))
|
|
#define VAL_GPIOG_AFRL (PIN_AFIO_AF(GPIOG_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN1, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_USB_FS_PWR_EN, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_USB_FS_OVCR, 0U))
|
|
#define VAL_GPIOG_AFRH (PIN_AFIO_AF(GPIOG_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_RMII_TX_EN, 11U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_RMII_TXD0, 11U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOG_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOH setup:
|
|
*
|
|
* PH0 - OSC_IN (input floating).
|
|
* PH1 - OSC_OUT (input floating).
|
|
* PH2 - PIN2 (input pullup).
|
|
* PH3 - PIN3 (input pullup).
|
|
* PH4 - PIN4 (input pullup).
|
|
* PH5 - PIN5 (input pullup).
|
|
* PH6 - PIN6 (input pullup).
|
|
* PH7 - PIN7 (input pullup).
|
|
* PH8 - PIN8 (input pullup).
|
|
* PH9 - PIN9 (input pullup).
|
|
* PH10 - PIN10 (input pullup).
|
|
* PH11 - PIN11 (input pullup).
|
|
* PH12 - PIN12 (input pullup).
|
|
* PH13 - PIN13 (input pullup).
|
|
* PH14 - PIN14 (input pullup).
|
|
* PH15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOH_MODER (PIN_MODE_INPUT(GPIOH_OSC_IN) | \
|
|
PIN_MODE_INPUT(GPIOH_OSC_OUT) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN15))
|
|
#define VAL_GPIOH_OTYPER (PIN_OTYPE_PUSHPULL(GPIOH_OSC_IN) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_OSC_OUT) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN15))
|
|
#define VAL_GPIOH_OSPEEDR (PIN_OSPEED_HIGH(GPIOH_OSC_IN) | \
|
|
PIN_OSPEED_HIGH(GPIOH_OSC_OUT) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN15))
|
|
#define VAL_GPIOH_PUPDR (PIN_PUPDR_FLOATING(GPIOH_OSC_IN) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_OSC_OUT) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN13) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOH_PIN15))
|
|
#define VAL_GPIOH_ODR (PIN_ODR_HIGH(GPIOH_OSC_IN) | \
|
|
PIN_ODR_HIGH(GPIOH_OSC_OUT) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN15))
|
|
#define VAL_GPIOH_AFRL (PIN_AFIO_AF(GPIOH_OSC_IN, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_OSC_OUT, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN7, 0U))
|
|
#define VAL_GPIOH_AFRH (PIN_AFIO_AF(GPIOH_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN13, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOH_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOI setup:
|
|
*
|
|
* PI0 - PIN0 (input pullup).
|
|
* PI1 - PIN1 (input pullup).
|
|
* PI2 - PIN2 (input pullup).
|
|
* PI3 - PIN3 (input pullup).
|
|
* PI4 - PIN4 (input pullup).
|
|
* PI5 - PIN5 (input pullup).
|
|
* PI6 - PIN6 (input pullup).
|
|
* PI7 - PIN7 (input pullup).
|
|
* PI8 - PIN8 (input pullup).
|
|
* PI9 - PIN9 (input pullup).
|
|
* PI10 - PIN10 (input pullup).
|
|
* PI11 - PIN11 (input pullup).
|
|
* PI12 - PIN12 (input pullup).
|
|
* PI13 - PIN13 (input pullup).
|
|
* PI14 - PIN14 (input pullup).
|
|
* PI15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOI_MODER (PIN_MODE_INPUT(GPIOI_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN15))
|
|
#define VAL_GPIOI_OTYPER (PIN_OTYPE_PUSHPULL(GPIOI_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN15))
|
|
#define VAL_GPIOI_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOI_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN15))
|
|
#define VAL_GPIOI_PUPDR (PIN_PUPDR_PULLUP(GPIOI_PIN0) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN1) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN13) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOI_PIN15))
|
|
#define VAL_GPIOI_ODR (PIN_ODR_HIGH(GPIOI_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN15))
|
|
#define VAL_GPIOI_AFRL (PIN_AFIO_AF(GPIOI_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN1, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN7, 0U))
|
|
#define VAL_GPIOI_AFRH (PIN_AFIO_AF(GPIOI_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN13, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOI_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOJ setup:
|
|
*
|
|
* PJ0 - PIN0 (input pullup).
|
|
* PJ1 - PIN1 (input pullup).
|
|
* PJ2 - PIN2 (input pullup).
|
|
* PJ3 - PIN3 (input pullup).
|
|
* PJ4 - PIN4 (input pullup).
|
|
* PJ5 - PIN5 (input pullup).
|
|
* PJ6 - PIN6 (input pullup).
|
|
* PJ7 - PIN7 (input pullup).
|
|
* PJ8 - PIN8 (input pullup).
|
|
* PJ9 - PIN9 (input pullup).
|
|
* PJ10 - PIN10 (input pullup).
|
|
* PJ11 - PIN11 (input pullup).
|
|
* PJ12 - PIN12 (input pullup).
|
|
* PJ13 - PIN13 (input pullup).
|
|
* PJ14 - PIN14 (input pullup).
|
|
* PJ15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOJ_MODER (PIN_MODE_INPUT(GPIOJ_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_OTYPER (PIN_OTYPE_PUSHPULL(GPIOJ_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOJ_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_PUPDR (PIN_PUPDR_PULLUP(GPIOJ_PIN0) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN1) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN13) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_ODR (PIN_ODR_HIGH(GPIOJ_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_AFRL (PIN_AFIO_AF(GPIOJ_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN1, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN7, 0U))
|
|
#define VAL_GPIOJ_AFRH (PIN_AFIO_AF(GPIOJ_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN13, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN15, 0U))
|
|
|
|
/*
|
|
* GPIOK setup:
|
|
*
|
|
* PK0 - PIN0 (input pullup).
|
|
* PK1 - PIN1 (input pullup).
|
|
* PK2 - PIN2 (input pullup).
|
|
* PK3 - PIN3 (input pullup).
|
|
* PK4 - PIN4 (input pullup).
|
|
* PK5 - PIN5 (input pullup).
|
|
* PK6 - PIN6 (input pullup).
|
|
* PK7 - PIN7 (input pullup).
|
|
* PK8 - PIN8 (input pullup).
|
|
* PK9 - PIN9 (input pullup).
|
|
* PK10 - PIN10 (input pullup).
|
|
* PK11 - PIN11 (input pullup).
|
|
* PK12 - PIN12 (input pullup).
|
|
* PK13 - PIN13 (input pullup).
|
|
* PK14 - PIN14 (input pullup).
|
|
* PK15 - PIN15 (input pullup).
|
|
*/
|
|
#define VAL_GPIOK_MODER (PIN_MODE_INPUT(GPIOK_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN15))
|
|
#define VAL_GPIOK_OTYPER (PIN_OTYPE_PUSHPULL(GPIOK_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN15))
|
|
#define VAL_GPIOK_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOK_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN15))
|
|
#define VAL_GPIOK_PUPDR (PIN_PUPDR_PULLUP(GPIOK_PIN0) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN1) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN2) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN3) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN4) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN6) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN7) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN9) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN10) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN11) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN12) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN13) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN14) | \
|
|
PIN_PUPDR_PULLUP(GPIOK_PIN15))
|
|
#define VAL_GPIOK_ODR (PIN_ODR_HIGH(GPIOK_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN15))
|
|
#define VAL_GPIOK_AFRL (PIN_AFIO_AF(GPIOK_PIN0, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN1, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN2, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN3, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN4, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN5, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN6, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN7, 0U))
|
|
#define VAL_GPIOK_AFRH (PIN_AFIO_AF(GPIOK_PIN8, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN9, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN10, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN11, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN12, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN13, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN14, 0U) | \
|
|
PIN_AFIO_AF(GPIOK_PIN15, 0U))
|
|
|
|
/*===========================================================================*/
|
|
/* External declarations. */
|
|
/*===========================================================================*/
|
|
|
|
#if !defined(_FROM_ASM_)
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
void boardInit(void);
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
#endif /* _FROM_ASM_ */
|
|
|
|
#endif /* BOARD_H */
|