You cannot select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
140 lines
4.5 KiB
Plaintext
140 lines
4.5 KiB
Plaintext
/*
|
|
ChibiOS - Copyright (C) 2006..2018 Giovanni Di Sirio
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
you may not use this file except in compliance with the License.
|
|
You may obtain a copy of the License at
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
See the License for the specific language governing permissions and
|
|
limitations under the License.
|
|
*/
|
|
|
|
/*
|
|
* STM32H743xI generic setup.
|
|
*
|
|
* AXI SRAM - BSS, Data, Heap.
|
|
* SRAM1 - SIGGEN.
|
|
* SRAM2 - DAC.
|
|
* SRAM4 - ADC.
|
|
* DTCM-RAM - Main Stack, Process Stack.
|
|
* ITCM-RAM - STMDSP Algorithm.
|
|
* BCKP SRAM - None.
|
|
*/
|
|
MEMORY
|
|
{
|
|
flash0 (rx) : org = 0x08000000, len = 1M /* Flash bank1+bank2 */
|
|
flash1 (rx) : org = 0x08000000, len = 512K /* Flash bank 1 */
|
|
flash2 (rx) : org = 0x08080000, len = 512K /* Flash bank 2 */
|
|
flash3 (rx) : org = 0x00000000, len = 0
|
|
flash4 (rx) : org = 0x00000000, len = 0
|
|
flash5 (rx) : org = 0x00000000, len = 0
|
|
flash6 (rx) : org = 0x00000000, len = 0
|
|
flash7 (rx) : org = 0x00000000, len = 0
|
|
ram0 (wx) : org = 0x24000000, len = 320k /* AXI SRAM */
|
|
ram1 (wx) : org = 0x30000000, len = 16k /* AHB SRAM1 */
|
|
ram2 (wx) : org = 0x30004000, len = 16k /* AHB SRAM2 */
|
|
ram3 (wx) : org = 0x38000000, len = 16k /* AHB SRAM4 */
|
|
ram4 (wx) : org = 0x00000000, len = 0
|
|
ram5 (wx) : org = 0x20000000, len = 128k /* DTCM-RAM */
|
|
ram6 (wx) : org = 0x00000000, len = 64k /* ITCM-RAM */
|
|
ram7 (wx) : org = 0x38800000, len = 4k /* BCKP SRAM */
|
|
}
|
|
|
|
/* For each data/text section two region are defined, a virtual region
|
|
and a load region (_LMA suffix).*/
|
|
|
|
/* Flash region to be used for exception vectors.*/
|
|
REGION_ALIAS("VECTORS_FLASH", flash0);
|
|
REGION_ALIAS("VECTORS_FLASH_LMA", flash0);
|
|
|
|
/* Flash region to be used for constructors and destructors.*/
|
|
REGION_ALIAS("XTORS_FLASH", flash0);
|
|
REGION_ALIAS("XTORS_FLASH_LMA", flash0);
|
|
|
|
/* Flash region to be used for code text.*/
|
|
REGION_ALIAS("TEXT_FLASH", flash0);
|
|
REGION_ALIAS("TEXT_FLASH_LMA", flash0);
|
|
|
|
/* Flash region to be used for read only data.*/
|
|
REGION_ALIAS("RODATA_FLASH", flash0);
|
|
REGION_ALIAS("RODATA_FLASH_LMA", flash0);
|
|
|
|
/* Flash region to be used for various.*/
|
|
REGION_ALIAS("VARIOUS_FLASH", flash0);
|
|
REGION_ALIAS("VARIOUS_FLASH_LMA", flash0);
|
|
|
|
/* Flash region to be used for RAM(n) initialization data.*/
|
|
REGION_ALIAS("RAM_INIT_FLASH_LMA", flash0);
|
|
|
|
/* RAM region to be used for Main stack. This stack accommodates the processing
|
|
of all exceptions and interrupts.*/
|
|
REGION_ALIAS("MAIN_STACK_RAM", ram5);
|
|
|
|
/* RAM region to be used for the process stack. This is the stack used by
|
|
the main() function.*/
|
|
REGION_ALIAS("PROCESS_STACK_RAM", ram5);
|
|
|
|
/* RAM region to be used for data segment.*/
|
|
REGION_ALIAS("DATA_RAM", ram0);
|
|
REGION_ALIAS("DATA_RAM_LMA", flash0);
|
|
|
|
/* RAM region to be used for BSS segment.*/
|
|
REGION_ALIAS("BSS_RAM", ram0);
|
|
|
|
/* RAM region to be used for the default heap.*/
|
|
REGION_ALIAS("HEAP_RAM", ram0);
|
|
|
|
/* Stack rules inclusion.*/
|
|
INCLUDE rules_stacks.ld
|
|
|
|
/*===========================================================================*/
|
|
/* Custom sections for STM32H7xx. */
|
|
/* SRAM3 is assumed to be marked non-cacheable using MPU. */
|
|
/*===========================================================================*/
|
|
|
|
/* RAM region to be used for nocache segment.*/
|
|
/*REGION_ALIAS("NOCACHE_RAM", ram3);*/
|
|
|
|
/* RAM region to be used for eth segment.*/
|
|
/*REGION_ALIAS("ETH_RAM", ram3);*/
|
|
|
|
SECTIONS
|
|
{
|
|
/* Special section for non cache-able areas.*/
|
|
/*.nocache (NOLOAD) : ALIGN(4)
|
|
{
|
|
__nocache_base__ = .;
|
|
*(.nocache)
|
|
*(.nocache.*)
|
|
*(.bss.__nocache_*)
|
|
. = ALIGN(4);
|
|
__nocache_end__ = .;
|
|
} > NOCACHE_RAM*/
|
|
|
|
/* Special section for Ethernet DMA non cache-able areas.*/
|
|
/*.eth (NOLOAD) : ALIGN(4)
|
|
{
|
|
__eth_base__ = .;
|
|
*(.eth)
|
|
*(.eth.*)
|
|
*(.bss.__eth_*)
|
|
. = ALIGN(4);
|
|
__eth_end__ = .;
|
|
} > ETH_RAM*/
|
|
}
|
|
|
|
/* Code rules inclusion.*/
|
|
INCLUDE rules_code.ld
|
|
|
|
/* Data rules inclusion.*/
|
|
INCLUDE rules_data.ld
|
|
|
|
/* Memory rules inclusion.*/
|
|
INCLUDE rules_memory.ld
|
|
|